From 11:00 PM CDT Friday, Nov 8 - 2:30 PM CDT Saturday, Nov 9, ni.com will undergo system upgrades that may result in temporary service interruption.
We appreciate your patience as we improve our online experience.
From 11:00 PM CDT Friday, Nov 8 - 2:30 PM CDT Saturday, Nov 9, ni.com will undergo system upgrades that may result in temporary service interruption.
We appreciate your patience as we improve our online experience.
Each issue appears as a row in the table and includes the following fields:
ID | Known Issue | |||||
---|---|---|---|---|---|---|
504246 Return | Kintex-7 FPGA target may not download or change successfully in an NI PXI-1082 chassis. In rare instances, a Kintex-7 FPGA target may not download or change successfully in an NI PXI-1082 chassis. Workaround: Reboot the NI PXI-1082 chassis.
| |||||
631455 Return | Timing failures occur on deep DMA FIFOs on PXIe-6591R and PXIe-6592R devices. Large DMA FIFOs (greater than 32k elements) generate intermittent non-diagram timing errors when used with PXIe-6591R and PXIe-6592R devices. Workaround: Reduce the FIFO depth to fewer than 32k elements. You can also pipeline any signals connected to a DMA FIFO to help reduce timing failures.
| |||||
646292 Return | PXIe-7902 MGT Reference Clocks are incorrectly mapped in public documentation. The PXIe-7902 CLIP interfaces with an I/O socket that enumerates the following MGT Reference Clocks: MGT_RefCLK 2, MGT_RefCLK 3, and MGT_RefCLK 4. However, the project configuration and NI High-Speed Serial Instruments User Manual incorrectly list the available MGT Reference Clocks as MGT_RefClk0, MGT_RefClk1, and MGT_RefClk2. Workaround: Use MGT_RefCLK 2, MGT_RefCLK 3, and MGT_RefCLK 4 in the CLIP. These clocks map to MGT_RefCLK 0, MGT_RefCLK 1, and MGT_RefCLK 2, respectively, when configuring the clocks in the project explorer.
| |||||
503037 Return | PXIe-659xR Board Driver sessions may incorrectly read local devices when attempting to access remote devices. Board Driver methods (read temperature, power, and frequency counters) do not handle remote devices well. If you have a local device with the same RIO interface number as the remote device you are trying to access, you will read the power of the local device instead of the remote device. Workaround: Do not have any RIO devices on host computer.
| |||||
576099 Return | Error may be cleared in FPGA Close VI on Phar Lap RT. When using Phar Lap RT, the FPGA Close VI may clear an error that was generated earlier in the VI. This is most likely to occur while running Eye Scan, or using associated Eye Scan VIs. Workaround: Branch the error cluster wire around the FPGA Close VI and merge with the FPGA Close VI output error cluster wire.
|
The following list contains changes from earlier versions of NI LabVIEW Instrument Design Libraries for NI LabVIEW 2018 Instrument Design Libraries for High-Speed Serial Instruments. If you have a Bug ID, you can search this list to validate that the issue has been fixed. This is not an exhaustive list of issues fixed in the current version of NI LabVIEW Instrument Design Libraries for High-Speed Serial Instruments.
Bug ID | Fixed Issue |
---|---|
652132 | Fixed an issue where the Temperature Board IO node reports a code that is not in degrees Celsius. |
Contact NI regarding this document or issues in the document. If you contact NI in regards to a specific issue, reference the ID number given in the document. The ID number contains the current issue ID number as well as the legacy ID number (use the current ID number when contacting NI). You can contact us through any of the normal support channels including phone, email, or the discussion forums. Visit the NI Website to contact us. Also contact us if you find a workaround for an issue that is not listed in the document.