Sample Rate To Loop Time (us)
- Updated2025-01-28
- 2 minute(s) read
Converts the desired sample rate to the appropriate count for the Loop Timer Express VI and computes the achievable sample rate for use with other Scaling VIs.

Inputs/Outputs
FPGA clock rate (Hz)
—
FPGA clock rate (Hz) specifies the clock rate at which the compilation tools compile the FPGA VI.
sample rate (S/s)
—
sample rate (S/s) specifies the sampling rate for the signal in samples per second.
error in (no error)
—
error in describes error conditions that occur before this node runs. This input provides standard error in functionality.
count (us/S)
—
count (us/S) returns the time between loop iterations in microseconds.
actual sample rate (S/s)
—
actual sample rate (S/s) returns the achievable sampling rate based on FPGA clock rate (Hz).
error out
—
error out contains error information. This output provides standard error out functionality. |
FPGA clock rate (Hz)
—
error in (no error)
—
count (us/S)
—
actual sample rate (S/s)
—
error out
—