Table Of Contents

U32 to IQ Data (Clock-Driven Logic)

Last Modified: September 10, 2016

Splits the U32 data parameter into two I16s and converts each I16 into separate I and Q data in the fixed-point format. This node bundles the separate I and Q data into an I/Q data cluster, with an option to specify an overflow.

connector_pane_image
datatype_icon

U32 data

The I/Q data that is bundled into a U32, with I in the lower 16 bits and Q in the upper 16 bits.

datatype_icon

overflow

A Boolean that specifies whether the I/Q data has overflowed.

datatype_icon

IQ data

A bundle of real and imaginary data.

datatype_icon

I

The bundled real data.

datatype_icon

Q

The bundled imaginary data.

datatype_icon

overflow

A Boolean that specifies whether the I/Q data has overflowed.

Where This Node Can Run:

Desktop OS: none

FPGA: All devices


Recently Viewed Topics